



Large Current External FET Controller Type Switching Regulator

# Single-output High voltage High-frequency Step-down Switching Regulator(Controller type) BD9845FV

#### Overview

BD9845FV is an IC containing a circuit of switching regulator controller by pulse width modulation system.

This circuit can be used for step-down DC/DC converter operation.

In addition, the package is designed compact, and is optimum for compact power supply for many kinds of equipment.

# Feature

- 1) High voltage resistance input (Vcc=35V)
- 2) FET driver circuit is contained (step-down circuit 1 output).
- 3) Error amplifier reference voltage (1.0V±1%) and REG output circuit (2.5V) are contained.
- 4) Overcurrent detection circuit is contained.
- 5) Soft start and pause period can be adjusted.
- 6) Three modes of standby, master, and slave can be switched. (iccs = 0 uA typ in standby mode.)
- 7) ON/OFF control is enabled independently for each channel. (DT terminal)

# Application

LCD, PDP, PC, AV, Printer, DVD, Projector TV, Fax, Copy machine, Measuring instrument, etc.

# Operating condition (Ta=25°C)

| Item                    | Symbol         | Range       | Unit |
|-------------------------|----------------|-------------|------|
| Supply voltage          | Vcc            | 3.6 to 35   | V    |
| Output terminal voltage | OUT            | C5V – Vcc   | ٧    |
| Timing capacity         | CCT 47 to 3000 |             | pF   |
| Oscillation frequency   | Fosc           | 100 to 1500 | kHz  |
| STB input voltage       | VSTB           | 0 to Vcc    | V    |
| SEL input voltage       | VSELTB         | 0 to Vcc    | V    |

# Absolute maximum rating

| Item                            | Symbol | Rating             | Unit |
|---------------------------------|--------|--------------------|------|
| Supply voltage                  | Vcc    | 36                 | V    |
| Permissible loss                | Pd     | 500 * <sup>1</sup> | mW   |
| OUT terminal voltage resistance | OUT    | Vcc-7V to Vcc      | V    |
| C5V terminal voltage resistance | C5V    | C5V Vcc-7V to Vcc  |      |
| Operation temperature range     | Topr   | -40 to +85         | °C   |
| Storage temperature range       | Tstg   | -55 to +150        | °C   |
| Joint temperature               | Tjmax  | 150                | °C   |

<sup>\*1</sup> When glass epoxy board 70.0 mm  $\times$  70.0 mm  $\times$  1.6 mm is installed onboard. Reduced by 4.0 mW/C above Ta=25°C.

Apr.2008

# ●Electric characteristics (Ta=25°C, VCC=6V unless otherwise specified)

|                                         | inaracteristics (1a-23 C, VCC-0V d |          | Standard value   |       |      |                                    |  |
|-----------------------------------------|------------------------------------|----------|------------------|-------|------|------------------------------------|--|
| Item                                    | Symbol                             | Minimum  | Standard Maximum |       | Unit | Condition                          |  |
| [VREF output unit]                      |                                    |          |                  |       |      |                                    |  |
| Output voltage                          | VREF                               | 2.450    | 2.500            | 2.550 | V    | Io=0.1 mA                          |  |
| Input stability                         | Line reg.                          | _        | 1                | 10    | mV   | Vcc=3.6 V→35 V                     |  |
| Load stability                          | Load reg.                          | _        | 2                | 10    | mV   | Io=0.1 mA→2 mA                     |  |
| Current capacity                        | Іомах                              | 2        | 13               | _     | mA   | VREF=(typ.) * 0.95                 |  |
| [Triangular wave oscillator]            |                                    |          |                  |       |      |                                    |  |
| Oscillation frequency                   | Fosc                               | 95       | 106              | 117   | kHz  | Ccp=1800 pF                        |  |
| Frequency fluctuation                   | FDV                                | _        | 0                | 1     | %    | Vcc=3.6 V→35 V                     |  |
| [Soft start unit]                       | L                                  | I.       | l.               | l     |      |                                    |  |
| SS source current                       | Issso                              | 1.4      | 2                | 2.6   | μA   | SS=0.5 V                           |  |
| SS sink current                         | Isssı                              | 5        | 12               | _     | mA   | SS=0.5 V                           |  |
| [Pause period adjusting circ            | :uit]                              | I.       | I                |       |      |                                    |  |
| DT input bias current                   | IDT                                | _        | 0.1              | 1     | μA   | DT=1.75 V                          |  |
| DT sink current                         | IDTSI                              | 1        | 3.3              | _     | mA   | DT=1.75 V, (OCP+)-(OCP-)=0.5 V     |  |
| [Low input malfunction prev             | I                                  | <u> </u> |                  |       |      |                                    |  |
| Threshold voltage                       | VUTH                               | 3.0      | 3.2              | 3.4   | V    | Vcc start detection                |  |
| Hysteresis                              | Vuhys                              | _        | 0.15             | 0.25  | V    |                                    |  |
| [Error amplifier]                       |                                    |          |                  |       | _    |                                    |  |
| Non-inverting input                     |                                    |          |                  |       |      |                                    |  |
| reference voltage                       | VINV                               | 0.99     | 1                | 1.01  | V    | INV=FB                             |  |
| Reference voltage supply                | dVinv                              | _        | 1                | 6     | mV   | Vcc=3.6 V→35 V                     |  |
| fluctuation                             | uviiiv                             |          | '                | 0     | IIIV | VCC-3.0 V→33 V                     |  |
| INV input bias current                  | Iв                                 | _        | 0                | 1     | μΑ   | INV=1 V                            |  |
| Open gain                               | AV                                 | 65       | 85               | _     | dB   |                                    |  |
| Max output voltage                      | VFBH                               | 2.30     | _                | VREF  | V    |                                    |  |
| Min output voltage                      | VFBL                               | _        | 0.6              | 1.3   | V    |                                    |  |
| Output sink current                     | IFBSI                              | 0.5      | 1.5              | 1     | mA   | FB=1.25 V, INV=1.5 V               |  |
| Output source current                   | IFBSO                              | 50       | 105              | 1     | μA   | FB=1.25 V, INV=0.5 V               |  |
| [PWM comparator]                        |                                    |          |                  |       |      |                                    |  |
| Input threshold voltage                 | Vto                                | 1.4      | 1.5              | 1.6   | ٧    | On duty 0%                         |  |
| (fosc=100kHz)                           | Vt100                              | 1.9      | 2                | 2.1   | V    | On duty 100%                       |  |
| [Output unit]                           |                                    |          | •                |       |      |                                    |  |
| Output ON resistance H                  | Ronh                               | _        | 4.0              | 10    | Ω    | RONH=( Vcc -OUT)/ lout, lout=0.1 A |  |
| Output ON resistance L                  | Ronl                               | _        | 3.3              | 10    | Ω    | Ronl=(OUT-C5 V)/ lout, lout=0.1 A  |  |
| C5V clamp voltage                       | VCLMP                              | 4.5      | 5                | 5.5   | V    | VCLMP= VCC-C5V , VCC >7 V          |  |
| Overcurrent protection circ             | uit]                               | 1        |                  |       | •    |                                    |  |
| Overcurrent detection threshold voltage | VOCPTH                             | 0.04     | 0.05             | 0.06  | V    | Voltage between (OCP+) and (OCP-)  |  |
| OCP-input bias current                  | locp-                              | _        | 0.1              | 10    | μA   | OCP+= Vcc, OCP-= Vcc-0.5 V         |  |
| Overcurrent detection                   |                                    |          |                  |       | -    |                                    |  |
| delay time                              | tdocpth                            | _        | 200              | 400   | nS   | OCP-= Vcc→Vcc-0.2 V                |  |
| Overcurrent detection                   | tdocpre                            | 0.8      | 1.6              | _     | mS   | OCP-= Vcc-0.2 V→Vcc                |  |
| minimum retention time                  |                                    | 0.0      |                  |       | 5    | 155 5.2 1 1 1 50                   |  |

| [Standby changeover unit] |        |     |     |     |          |                             |  |
|---------------------------|--------|-----|-----|-----|----------|-----------------------------|--|
| STB flow-in current       | ISTB   | 1   | 55  | 100 | μΑ       | STB=6V                      |  |
| Standby mode setting      | VSTBL  | 0   | -   | 0.5 | V        |                             |  |
| range                     | _      | Ů   |     | 0.0 | <u> </u> |                             |  |
| Active (master) mode      | Vstbh  | 3.0 | _   | Vcc | V        |                             |  |
| setting range             | VOIBII | 0.  |     | •   | v        |                             |  |
| SEL flow-in current       | ISEL   | ı   | 15  | 30  | μΑ       | SEL=2.5V                    |  |
| Master mode setting range | VSELL  | 0   | -   | 0.5 | V        |                             |  |
| Slave mode setting range  | VSELH  | 2.0 | -   | Vcc | V        |                             |  |
| [Device overall]          |        |     |     |     |          |                             |  |
| Standby current           | Iccs   | ı   | 0   | 1   | μΑ       | STB=0 V                     |  |
| Average power             | ICCA   | 1   | 2.4 | 4   | mA       | INV=0 V, FB=H, DT=1.75 V    |  |
| consumption               | ICCA   | 1   | 2.4 | 4   | IIIA     | 114V-0 V, 1 D-11, D1-1.75 V |  |

<sup>\*</sup> Radiation resistance design is not applied.

# Reference data



Fig.1 Standby current temperature characteristics



Fig.4 VREF supply voltage characteristics



Fig.2 Circuit current in operation



Fig.5 VREF current capability



Fig.3 Circuit current temperature characteristics in operation



Fig.6 VREF temperature characteristics

# Reference data



Fig.7 UVLO threshold temperature characteristics



Fig.8 Error amplifier I/O characteristics



Fig.9 Error amplifier input current



Fig.10 Error amplifier reference voltage temperature characteristics



Fig.11 FB output source current



Fig.12 FB output sink current



Fig.13 SS source current



Fig.14 SS sink current



Fig.15 SS source current temperature characteristics



Fig.16 Oscillation frequency temperature characteristics



Fig.17 DT bias current



Fig.18 DT sink current

# Reference data



Fig.19 Output Duty-VDT characteristics (100kHz)



Fig.20 Output Duty-VDT characteristics (1.5MHz)



Fig.21 Output ON resistance H (RONH)



Fig.22 Output ON resistance L (RONH)



Fig.23 STB flow-in current



Fig.24 Overcurrent detection voltage temperature characteristics



Fig.25 C5V saturation voltage



Fig.26 C5V load regulation



Fig.27 C5V line regulation

# ●Block diagram/Pin layout



Fig.28 Block diagram



Fig.29 Pin layout

| Terminal number | Terminal name | Function                                     |  |  |  |  |  |
|-----------------|---------------|----------------------------------------------|--|--|--|--|--|
| 1               | VREF          | Reference voltage (2.5V) output terminal     |  |  |  |  |  |
| 2               | СТ            | Timing capacity external terminal            |  |  |  |  |  |
| 3               | GND           | GROUND                                       |  |  |  |  |  |
| 4               | STB           | Standby mode setting terminal                |  |  |  |  |  |
| 5               | C5V           | Output L side voltage (Vcc-5V)               |  |  |  |  |  |
| 6               | OUT           | Output                                       |  |  |  |  |  |
| 7               | Vcc           | Power terminal                               |  |  |  |  |  |
| 8               | OCP+          | Output Overcurrent detector + Input terminal |  |  |  |  |  |
| 9               | OCP-          | Output Overcurrent detector - Input terminal |  |  |  |  |  |
| 10              | SEL           | Master/Slave mode setting terminal           |  |  |  |  |  |
| 11              | FB            | Output Error amplifier output terminal       |  |  |  |  |  |
| 12              | INV           | Output Error amplifier - input terminal      |  |  |  |  |  |
| 13              | SS            | Output Soft start time setting terminal      |  |  |  |  |  |
| 14              | DT            | Output Dead time setting terminal            |  |  |  |  |  |

# Operation description of each block and function

#### 1) REG (reference voltage unit)

As for REG (2.5V), reference voltage (2.5V) stabilized better than supply voltage input to VCC terminal is supplied as an operation voltage of IC internal circuit, as well as output outside through VREF terminal. Insert a capacitor of 1uF to VREF terminal.

As for REG (VCC-5V), voltage of VCC-5V is supplied as power supply (LDO) of driver circuit (DRV) of OUT terminal, as well as output outside through C5V terminal. Insert a capacitor of 1uF to VCC terminal of C5V terminal.

# 2) ERR Amp (error amplifier)

In step-down application, inverting input INV of error amplifier detects output voltage by sending back feedback current from final output stage (on load side) of switching regulator. R1 and R2 connected to this input terminal are resistor for setting output voltage. Non-inverting input of amplifier is a reference input of error amplifier itself by adding reference voltage (1.0V) inside IC.

Rf and Cf connected between FB, which is output from error amplifier, and INV are for feedback of error amplifier, and allows setting of loop gain.

FB is connected to PWM Comp and supplied as non-inverting input. Setting of output voltage (Vo) is as follows:

$$Vo = \frac{R1+R2}{R2} \times 1.0V$$



#### 3) OSC (triangular wave oscillating unit)

Generates triangular wave for inputting to PWM Comp.

First, timing capacitor  $C_{CT}$  connected between CT terminal and GND is charged by constant current (200 uA) generated inside IC. When CT voltage reaches 2.0 V typ, the comparator is switched, and then  $C_{CT}$  is discharged by constant current (200 uA). Then, when CT voltage reaches 1.5V, the comparator is switched again, and  $C_{CT}$  is charged again. This repetition generates triangular wave.

Oscillation frequency is determined by externally mounted C<sub>CT</sub> through theoretical formula below:

Fosc  $\doteq$  ICT/(2 · CcT·  $\triangle$  Vosc)

ICT: CT sink/source current 200 uA typ

Δ Vosc : Triangular wave amplifying voltage=(Vt0-Vt100)=0.50 V typ.

Here, error from theoretical formula is caused by delay of internal circuit at a high frequency. See the graph in Fig 31 for setting.

This triangular wave can be taken out through CT terminal. It is also possible to input the oscillator externally by switching to slave mode described later. Waveform input here in principle must be triangular wave of Vpeak =  $(1.5V \Leftrightarrow 2.0V)$  equivalent to internal oscillation circuit.

External input voltage range

Vct: 1.4 V < Vct < 2.3 V

Standard external C<sub>CT</sub> range

Сст: MIN.47 pF - MAX.3000 pF



Fig.31

# 4) Soft start (soft start function)

It is possible to provide SS terminal (13pin) with soft start function by connecting  $C_{\rm SS}$  as shown on the right.

Soft start time TSS is shown by the formula below:

Issso: SS source current (2uA typ)



Tss = 
$$\frac{0.01 \times 10^{-6} \times 1}{2 \times 10^{-6}}$$
$$= 5 \text{ [msec]}$$

In order to function soft start, time must be set longer enough than start time of power supply and STB.

It is also possible to provide function of soft start by connecting the resistor (R1/R2) and capacitor ( $C_{DT}$ ) to DT terminal (14pin) as shown on the right.





# 5) PWM Comp - DEAD TIME (Pause period adjusting circuit - dead time)

Dead time can be set by applying voltage dividing resistance between VREF and GND to DT terminal.

PWM Comp compares the input dead time voltage (DT terminal voltage) and error voltage from Err Amp (FB terminal voltage) with triangular wave, and turns off and on the output. When dead time voltage < error voltage, duty of output is determined by dead time voltage. (When dead time setting is not used, pull up DT terminal to VREF terminal with resistor approx 10 k ohms.)

Dead time voltage VDT in Fig 32 is shown by the formula below:

$$VDT = VREF \cdot \frac{R2}{R1 + R2}$$

Relation between VDT and Duty [See the graph on the right.]

|                 |      | Duty 100 | %    | Duty 0% |     |      |  |
|-----------------|------|----------|------|---------|-----|------|--|
|                 | min  | typ      | max  | min     | typ | max  |  |
| When f = 100kHz | 1.9  | 2.0      | 2.1  | 1.4     | 1.5 | 1.6  |  |
| When f = 1.5MHz | 1.95 | 2.1      | 2.25 | 1.35    | 1.5 | 1.65 |  |
|                 |      |          |      |         |     |      |  |

Be careful when oscillation frequency is high, upper/lower limit of triangular wave (Vt100/Vt0) is shifted by delay time of comparator to directions expanding amplitude.



# 6) OCP Comp (overcurrent detection circuit)

This function provides protection by forcibly turning off the output when abnormal overcurrent flows due to shorting of output, etc. When voltage between terminal OCP+(8pin)/OCP-(9pin) monitoring the current with sense resistor exceeds overcurrent detection voltage (50 mV typ), it is determined as overcurrent condition, and switching operation is stopped immediately by setting OUT to "H" and DT,SS (and FB) to "L".

It is automatically recovered when voltage between terminal OCP+/OCP-is below overcurrent detection voltage.

In addition, although hysteresis, etc. are not set here, minimum detection retention time (1.6ms typ) is set for suppressing the heating of FET, etc. (See the timing chart.)

When the overcurrent detection circuit is not used, short-circuit both terminal OCP+/OCP- to VCC pin.



# 7) STB /SEL(Standby/Master/Slave function)

Standby mode and normal mode can be switched by STB terminal (4pin).

- 1. When STB<0.5V, standby mode is set.
  - Out put stop (OUT=H) and REG also stops. Circuit current is also Isc = 0 uA here.
- 2. When STB>3.0V, normal operation mode is set.

All circuits operate. Use the controller normally in this range.

Master mode and slave mode can be switched by SEL terminal (10pin).

- 1. When SEL<0.5V, master mode is set.
  - All circuits operate.
- 2. When SEL>0.5V, slave mode is set.

Operation status is set, but OSC block alone is stopped, CT terminal is High-Z here, and triangular wave is not output. (PWM circuit and protection circuit perform the same operation as usual.) Therefore, if the controller is used in this more without using master IC, triangular wave is not emitted, operation is unstable, and normal output cannot be obtained. Be careful.

# 8) OUT (Output: External FET gate drive)

OUT terminal (6pin) is capable of directly driving the gate of external (PchMOS) FET. Amplitude of output is restricted between Vcc and C5V (Vcc-5V), and is not restricted by voltage resistance of gate by input voltage, which allows broad selection of FET.

However, for precaution when selecting FET, there is a restriction that input capacity of gate is determined by current capability of C5V and permissible loss of IC, therefore refer to the permissible range in the graph on the right when determining FET.



This IC is equipped with low input malfunction prevention circuit (UVLO) and abnormal temperature protection circuit (TSD) in addition to overcurrent detection circuit (OCP).

Low input malfunction prevention circuit is for preventing unstable output when input voltage is low.



Fig.36

Three positions of Vcc (3.2V), VREF(2.35V), and C5V(Vcc-3V) are monitored, and output is made only when all are canceled. (See the timing chart.)

Abnormal temperature protection circuit is for protecting IC chip from destruction for preventing runaway when abnormal heating is caused on IC exceeding rated temperature. (It does not operate normally.)

Apply a design with full margin allowed for heating in consideration of permissible loss.

# Timing chart

# ©Starting characteristics (UVLO cancel) and standby operation



# Overcurrent detection (When output is shorted: Overcurrent detection and cancel are repeated at a specified time interval.)



# •Example of application circuit



Fig.37

# 1) Setting of output unit coil (L) and capacitor (Co)

Set the coil and capacitor as follows in step-down application:

# <Setting of L-value>

When load current gets heavy, the current flowing through the coil gets continuous, and the relation below is established:

Vin: Input voltage

$$L = \frac{Tsw}{\Delta IL} \times \frac{(Vin-Vo)\times Vo}{Vin}$$
Tsw: 1/(switching frequency)
Delta IL: Ripple current of coil

Normally set Delta IL below 30% of the maximum output current (Iomax).

When L-value is made greater, ripple current (Delta IL) becomes smaller. In general, the greater the L-value is, the smaller the permissible current of coil gets, and when the current exceeds permissible current, the coil is saturated and L-value changes. Contact the coil manufacturer and check permissible current.

# <Setting of output capacitor Co>

Select an output capacitor Co by ESR (equivalent serial resistance) property of capacitor.

Output ripple voltage (Delta Vo) is almost ESR of output capacitor, therefore,

The relation above is established.

Ripple component by output capacitor is small enough to be neglected in comparison with ripple component by ESR in many cases. As for Co value, it is recommended to use a sufficiently large capacitor with a capacity that satisfies ESR condition.

# <Switching element>

Determine a switching element by peak current. Peak current Isw <peak> flowing through the switching element is equal to peak current flowing through the coil, therefore the equation below is established.

Isw (peak) = Io + 
$$\Delta IL/2$$

Select a switching element of permissible current having a sufficient margin over peak current calculated by the equation.

2) Example of overcurrent protection circuit

Insert a sense resistor between the source and VIN of output Pch-FET for detecting overcurrent as shown in the figure.

Refer to the formula below for determining a sense resistor and

select permissible loss ensuring a margin.

locp is a peak current lsw (peak) here, and the amperage for output load is an overcurrent setting amperage minus ripple current component (Delta  $I_{L}/2$ ), etc. (See the formula on P10.)

There is a time delay approx 200ns from detection until stop of output is made (pulse of approx 100 ns causes delay time but detection is made), and an error may be caused from the value above.

In addition, input to overcurrent detection unit is such a sensitive circuit, and wrong detection by noise may be possible. When wrong detection occurs, try to eliminate noise by the resistor R1 and R2 or capacitance C1, C2, C3, and C4 shown above.

# 3) Example of output ON/OFF control circuit

When stopping the whole circuit, set STB terminal to "Low (STB<0.5V) to stop switching and reduce power consumption of IC to 0 microA (typ).

Also when switching ON and OFF for each channel, control is fixed to OFF by setting DT terminal of desired channel to "Low (DT<1.25V)". This control is independent for each channel, and when DT="L", SS terminal and FB terminal are also discharged, and soft start is enabled in restarting.



Vocpth=50m\

OCP comp

Fig.39

Fig.38

VIN

#### 4) Example of master/slave (sync multi-ch output) operation circuit

This IC is set to slave mode by setting the input of STB terminal at 2.5V±0.1V, and multi-channel output is enabled with frequency synchronized. (Fig.40) However, CT terminal has high impedance in slave mode status, and triangular wave is generated by CT waveform of master mode IC. Therefore the example of master slave circuit below is recommended when starting and stopping in order to avoid malfunction by start/stop timing of master IC and slave IC. As for output, it is recommended to control ON/OFF reliably with DT terminal.

Also, oscillation frequency is determined by capacitor (C<sub>CT</sub>) connected to CT. When the slave IC is large in number as well as oscillation frequency is high, parasitic capacity by board wiring in contact with CT cannot be ignored, and preset frequency may be drifted. Be careful.

Example of master/slave circuit configuration is shown below. If any other configuration is to be applied, inform our personnel in charge.



Fig 41. Example of master/slave



Fig.40

# 5) About board layout

In order to make full use of IC performance, fully investigate the items below in addition to general precautions.

- Each output of OCP+/OCP- is such a sensitive circuit. When wiring is routed around, it is easily subjected to noise. Try to make the wiring as short as possible.
- Switching of large current is likely to generate noise. Try to make the large current route (VIN, Rsense, FET, L, Di, and Cout) as thick and short as possible, and try to apply one-point grounding for GND. OUT terminal is also a switching line, and it must be wired along a distance as short as possible. (When multi-layer board is used, shielding by intermediate layer also seems to be effective.)
- C<sub>CT</sub> and C<sub>VREF</sub> are reference of all, and must be wired along the shortest distance to GND of IC stabilized to be
  protected against external influence.
- Also be careful not to allow common impedance to sense family GND.

# (6) PIN processing of channel unused VREF VREF VREF VCC VCC VREF DT SS INV FB OCP- OCP+VCC OUT 1 14 13 12 11 9 8 7 6 Fig.43

When only one channel is used, process unused channels as shown above.

# I/O equivalent circuit diagram



# Precaution for use

About maximum absolute rating

When the maximum absolute rating of application voltage or operation voltage range is exceeded, it may lead to deterioration or rupture. It is impossible to forecast rupture in short mode or open mode. When a special mode is expected exceeding the maximum absolute rating, try to take a physical safety measure such as a fuse.

2) GND potential

Ensure that the potential of GND terminal is the minimum in any operation condition. Also ensure that no terminal except GND terminal has a voltage below GND voltage including actual transient phenomenon.

3) Thermal design

Allow a sufficient margin in thermal design in consideration of permissible loss (Pd) in actual use condition.

4) Shorting between terminals and wrong attachment

When attaching an IC to a set board, pay full attention to the direction of IC and dislocation. Wrong attachment may cause rupture of IC. In addition, when shorting is caused by foreign substance placed between outputs or between output and power supply-GND, rupture is also possible.

5) Operation in intense magnetic field

Use in intense magnetic field may result in malfunction. Be careful.

6) Inspection on set board

In inspection on set board, when a capacitor is connected to a terminal with low impedance, stress may be applied to IC, therefore be sure to discharge electricity in each process. Apply grounding to assembling process for a measure against static electricity, and take enough care in transport and storage. When connecting a jig in inspection process, be sure to turn off power before detaching IC.

7) About IC terminal input

This IC is a monolithic IC, and contains P<sup>+</sup> isolation and P board for separating elements between each element. This P-layer and N-layer of each element form P-N junction, and many kinds of parasitic elements are constituted. (See Fig 43.)

For example, when resistor and transistor are connected with a terminal as shown below.

- o P-N junction operates as a parasitic diode when GND>(Terminal A) for resistor, and when GND>(Terminal B) for transistor (NPN).
- o In addition, when GND>(Terminal B) for transistor (NPN), parasitic NPN transistor is operated by N-layer of some other elements in the vicinity of parasitic diode mentioned above.

Parasitic element is inevitably generated by potential because of IC structure. Operation of parasitic element causes interference with circuit operation, and may lead to malfunction, and also may cause rupture. Therefore when applying a voltage lower than GND (P board) to I/O terminal, pay full attention to usage so that parasitic elements do not operate.



Fig.44

# Outer dimension view



SSOP-B14 [単位:mm]

# Order model name



# Notes

- No technical content pages of this document may be reproduced in any form or transmitted by any
  means without prior permission of ROHM CO.,LTD.
- The contents described herein are subject to change without notice. The specifications for the
  product described in this document are for reference only. Upon actual use, therefore, please request
  that specifications to be separately delivered.
- Application circuit diagrams and circuit constants contained herein are shown as examples of standard
  use and operation. Please pay careful attention to the peripheral conditions when designing circuits
  and deciding upon circuit constants in the set.
- Any data, including, but not limited to application circuit diagrams information, described herein are intended only as illustrations of such devices and not as the specifications for such devices. ROHM CO.,LTD. disclaims any warranty that any use of such devices shall be free from infringement of any third party's intellectual property rights or other proprietary rights, and further, assumes no liability of whatsoever nature in the event of any such infringement, or arising from or connected with or related to the use of such devices.
- Upon the sale of any such devices, other than for buyer's right to use such devices itself, resell or
  otherwise dispose of the same, no express or implied right or license to practice or commercially
  exploit any intellectual property rights or other proprietary rights owned or controlled by
- ROHM CO., LTD. is granted to any such buyer.
- Products listed in this document are no antiradiation design.

The products listed in this document are designed to be used with ordinary electronic equipment or devices (such as audio visual equipment, office-automation equipment, communications devices, electrical appliances and electronic toys).

Should you intend to use these products with equipment or devices which require an extremely high level of reliability and the malfunction of which would directly endanger human life (such as medical instruments, transportation equipment, aerospace machinery, nuclear-reactor controllers, fuel controllers and other safety devices), please be sure to consult with our sales representative in advance.

It is our top priority to supply products with the utmost quality and reliability. However, there is always a chance of failure due to unexpected factors. Therefore, please take into account the derating characteristics and allow for sufficient safety features, such as extra margin, anti-flammability, and fail-safe measures when designing in order to prevent possible accidents that may result in bodily harm or fire caused by component failure. ROHM cannot be held responsible for any damages arising from the use of the products under conditions out of the range of the specifications or due to non-compliance with the NOTES specified in this catalog.

Thank you for your accessing to ROHM product informations.

More detail product informations and catalogs are available, please contact your nearest sales office.

**ROHM** Customer Support System

THE AMERICAS / EUROPE / ASIA / JAPAN

www.rohm.com

Contact us : webmaster@rohm.co.jp

Copyright © 2008 ROHM CO.,LTD.

ROHM CO., LTD. 21 Saiin Mizosaki-cho, Ukyo-ku, Kyoto 615-8585, Japan

pan TEL:+81-75-311-2121 FAX:+81-75-315-0172

